Section 4.10 – Texas Instruments TMS320DM36X User Manual
Page 78
MDIO Registers
www.ti.com
4.10 MDIO User Command Complete Interrupt Mask Clear Register
(USERINTMASKCLEAR)
The MDIO user command complete interrupt mask clear register (USERINTMASKCLEAR) is shown in
and described in
Figure 35. MDIO User Command Complete Interrupt Mask Clear Register
(USERINTMASKCLEAR)
31
16
Reserved
R-0
15
2
1
0
Reserved
USERINTMASKCLEAR
R-0
R/W1C-0
LEGEND: R = Read only; R/W = Read/Write; W1C = Write 1 to clear, write of 0 has no effect; -n = value after reset
Table 32. MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)
Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
0
Reserved
1-0
USERINTMASKCLEAR
0-3h
MDIO user command complete interrupt mask clear for USERINTMASKED[1:0],
respectively. Setting a bit to 1 will disable further user command complete interrupts
for that particular USERACCESS register. USERINTMASKCLEAR[0] and
USERINTMASKCLEAR[1] correspond to USERACCESS0 and USERACCESS1,
respectively. Writing a 0 to this register has no effect.
0
MDIO user command complete interrupts for the MDIO user access register n
(USERACCESSn) are enabled.
1
MDIO user command complete interrupts for the MDIO user access register n
(USERACCESSn) are disabled.
78
Ethernet Media Access Controller (EMAC)/Management Data Input/Output
SPRUFI5B – March 2009 – Revised December 2010
(MDIO)
© 2009–2010, Texas Instruments Incorporated