Max v cpld system controller, Max v cpld system controller –6 – Altera DSP Development Kit, Stratix V Edition User Manual
Page 14

2–6
Chapter 2: Board Components
MAX V CPLD System Controller
DSP Development Kit, Stratix V Edition
July 2012
Altera Corporation
Reference Manual
MAX V CPLD System Controller
The board utilizes the 5M2210ZF256C4 System Controller, an Altera MAX V CPLD,
for the following purposes:
■
FPGA configuration from flash memory
■
Power consumption monitoring
■
Temperature monitoring
■
Fan control
■
Control registers for clocks
■
Control registers for remote system update
HSMC Port A
2.5-V CMOS + LVDS + XCVR
118
1 REFCLK
HSMC Port B
2.5-V CMOS + DQS + XCVR
104
1 REFCLK
Gigabit Ethernet
2.5-V CMOS + LVDS
8
—
On-Board USB-Blaster II
1.5-V CMOS
18
—
3.3-V CMOS
1
—
SDI Video
2.5-V CMOS + XCVR
8
1 REFCLK
QSFP
2.5-V CMOS + XCVR
23
1 REFCLK
Buttons
1.8/2.5-V CMOS
4
1 DEV_CLRn
Switches
1.8-V CMOS
8
—
Character LCD
2.5-V CMOS
11
—
LEDs
1.8/2.5-V CMOS
16
—
Clocks or Oscillators
1.8-V CMOS + LVDS
25
9 REFCLK
Device I/O Total:
713
Table 2–4. Stratix V GS Pin Count and Usage (Part 2 of 2)
Function
I/O Standard
I/O Count
Special Pins
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)