Ix-8 index – LSI 53C875A User Manual
Page 318
IX-8
Index
reset
input
SCSI offset (ROF)
response ID one (RESPID1)
response ID zero (RESPID0)
return instruction
revision ID (RID)
ROM
flash and memory interface signals
pin
RST/
S
SACK
SACK/ status (ACK)
SACs
SATN/ status (ATN)
SBSY/ status (BSY)
SC_D/ status (C_D)
SCLK
(SCLK)
quadrupler enable (QEN)
quadrupler select (QSEL)
SCNTL0
SCNTL1
,
SCNTL3
scratch
byte register (SBR)
register A (SCRATCHA)
register B (SCRATCHB)
registers C–R (SCRATCHC–SCRATCHR)
script fetch selector (SFS)
SCRIPTS
(SCPTS)
instruction
interrupt instruction received (SIR)
,
processor
internal RAM for instruction storage
performance
RAM
,
running (SRUN)
SCSI
ATN condition - target mode (M/A)
bus control lines (SBCL)
bus data lines (SBDL)
bus interface
byte count (SBC)
C_D/ signal (C_D)
chip ID (SCID)
clock
control enable (SCE)
control one (SCNTL1)
control three (SCNTL3)
control two (SCNTL2)
control zero (SCNTL0)
data high impedance (ZSD)
destination ID (SDID)
disconnect unexpected (SDU)
encoded destination ID
FIFO test read (STR)
FIFO test write (STW)
first byte received (SFBR)
functional description
GPIO signals
gross error (SGE)
I_O/ signal (I/O)
input data latch (SIDL)
instructions
block move
I/O
read/write
interface signals
interrupt enable one (SIEN1)
interrupt enable zero (SIEN0)
interrupt pending (SIP)
interrupt status one (SIST1)
interrupt status zero (SIST0)
interrupts
isolation mode (ISO)
longitudinal parity (SLPAR)
loopback mode
loopback mode (SLB)
low level mode (LOW)
MSG/ signal (MSG)
output control latch (SOCL)
output data latch (SODL)
parity control
parity error (PAR)
performance
phase
phase mismatch - initiator mode
reset condition (RST)
RST/ received (RST)
RST/ signal (RST)
SCRIPTS operation
sample instruction
SDP0/ parity signal (SDP0)
SDP1 signal (SDP1)
selected as ID (SSAID)
selector ID (SSID)
serial EEPROM access
signals
status one (SSTAT1)
status two (SSTAT2)
status zero (SSTAT0)
synchronous offset maximum (SOM)
synchronous offset zero (SOZ)
synchronous transfer period (TP[2:0])
termination
test four (STEST4)
test one (STEST1)
test three (STEST3)
test two (STEST2)
test zero (STEST0)
timer one (STIME1)
timer zero (STIME0)
TolerANT technology
transfer (SXFER)
true end of process (TEOP)
Ultra SCSI
valid (VAL)
wide residue (SWIDE)
SCSI-2
fast transfers
10.0 Mbytes (8-bit transfers)
40 MHz clock
20.0 Mbytes (16-bit transfers)
40 MHz clock
SCTRL signals
SD[15:0]
second dword