LSI 53C875A User Manual
Page 11
Contents
xi
PCI Configuration Register Read
PCI Configuration Register Write
32-Bit Operating Register/SCRIPTS RAM Read
64-Bit Address Operating Register/SCRIPTS RAM Read
32-Bit Operating Register/SCRIPTS RAM Write
64-Bit Address Operating Register/SCRIPTS RAM Write
Nonburst Opcode Fetch, 32-Bit Address and Data
Burst Opcode Fetch, 32-Bit Address and Data
Back-to-Back Read, 32-Bit Address and Data
Back-to-Back Write, 32-Bit Address and Data
Burst Read, 32-Bit Address and Data
Burst Read, 64-Bit Address and Data
Burst Write, 32-Bit Address and Data
Burst Write, 64-Bit Address and 32-Bit Data
≥
128 Kbytes) Single Byte
Access Read Cycle
6-42
≥
128 Kbytes) Single Byte
Access Write Cycle
6-43
≥
128 Kbytes) Multiple Byte
Access Read Cycle
6-44
≥
128 Kbytes) Multiple Byte
Access Write Cycle
6-46
≤
128 Kbytes) Read Cycle
6-48
≤
128 Kbytes) Write Cycle
6-49
≤
64 Kbytes ROM Read Cycle
6-50
≤
64 Kbyte ROM Write Cycle
6-51
Initiator Asynchronous Receive
Initiator and Target Synchronous Transfer
LSI53C875A 160-Pin PQFP Mechanical Drawing
169-Pin BGA Mechanical Drawing
16 Kbyte Interface with 200 ns Memory