LSI 53C875A User Manual
LSI Hardware
Table of contents
Document Outline
- LSI53C875A PCI to Ultra SCSI
- Controller
- Chapter1 General Description
- Chapter2 Functional Description
- Figure2.1 LSI53C875A Block Diagram
- 2.1 PCI Functional Description
- 2.2 SCSI Functional Description
- 2.2.1 SCRIPTS Processor
- 2.2.2 Internal SCRIPTS RAM
- 2.2.3 64-Bit Addressing in SCRIPTS
- 2.2.4 Hardware Control of SCSI Activity LED
- 2.2.5 Designing an Ultra SCSI System
- 2.2.6 Prefetching SCRIPTS Instructions
- 2.2.7 Opcode Fetch Burst Capability
- 2.2.8 Load and Store Instructions
- 2.2.9 JTAG Boundary Scan Testing
- 2.2.10 SCSI Loopback Mode
- 2.2.11 Parity Options
- 2.2.12 DMA FIFO
- 2.2.13 SCSI Bus Interface
- 2.2.14 Select/Reselect During Selection/Reselection
- 2.2.15 Synchronous Operation
- 2.2.16 Interrupt Handling
- 2.2.17 Chained Block Moves
- 2.3 Parallel ROM Interface
- 2.4 Serial EEPROM Interface
- 2.5 Power Management
- Chapter3 Signal Descriptions
- 3.1 LSI53C875A Functional Signal Grouping
- 3.2 Signal Descriptions
- 3.3 PCI Bus Interface Signals
- 3.4 SCSI Bus Interface Signals
- 3.5 GPIO Signals
- 3.6 ROM Flash and Memory Interface Signals
- 3.7 Test Interface Signals
- 3.8 Power and Ground Signals
- 3.9 MAD Bus Programming
- Chapter4 Registers
- Chapter5 SCSI SCRIPTS Instruction Set
- Chapter6 Electrical Specifications
- 6.1 DC Characteristics
- Table 6.1 Absolute Maximum Stress Ratings
- Table 6.2 Operating Conditions
- Table 6.3 Input Capacitance
- Table 6.4 Bidirectional Signals—MAD[7:0], MAS/[1:0], MCE/, MOE/, MWE/
- Table 6.5 Bidirectional Signals—GPIO0_FETCH/, GPIO1_MASTER/, GPIO[2:4]
- Table 6.6 Bidirectional Signals—AD[31:0], C_BE[3:0]/, FRAME/, IRDY/, TRDY/, DEVSEL/, STOP/, PERR/...
- Table 6.7 Input Signals—CLK, GNT/, IDSEL, RST/, SCLK, TCK, TDI, TEST_HSC, TEST_RST, TMS, TRST/
- Table 6.8 Output Signal—TDO
- Table 6.9 Output Signals—IRQ/, MAC/_TESTOUT, REQ/
- Table 6.10 Output Signal—SERR/
- 6.2 TolerANT Technology Electrical Characteristics
- 6.3 AC Characteristics
- 6.4 PCI and External Memory Interface Timing Diagrams
- 6.4.1 Target Timing
- Table 6.15 PCI Configuration Register Read
- Figure6.9 PCI Configuration Register Read
- Table 6.16 PCI Configuration Register Write
- Figure6.10 PCI Configuration Register Write
- Table 6.17 32-Bit Operating Register/SCRIPTS RAM Read
- Figure6.11 32-Bit Operating Register/SCRIPTS RAM Read
- Table 6.18 64-Bit Address Operating Register/SCRIPTS RAM Read
- Figure6.12 64-Bit Address Operating Register/SCRIPTS RAM Read
- Table 6.19 32-Bit Operating Register/SCRIPTS RAM Write
- Figure6.13 32-Bit Operating Register/SCRIPTS RAM Write
- Table 6.20 64-Bit Address Operating Register/SCRIPTS RAM Write
- Figure6.14 64-Bit Address Operating Register/SCRIPTS RAM Write
- 6.4.2 Initiator Timing
- Table 6.21 Nonburst Opcode Fetch, 32-Bit Address and Data
- Figure6.15 Nonburst Opcode Fetch, 32-Bit Address and Data
- Table 6.22 Burst Opcode Fetch, 32-Bit Address and Data
- Figure6.16 Burst Opcode Fetch, 32-Bit Address and Data
- Table 6.23 Back-to-Back Read, 32-Bit Address and Data
- Figure6.17 Back-to-Back Read, 32-Bit Address and Data
- Table 6.24 Back-to-Back Write, 32-Bit Address and Data
- Figure6.18 Back-to-Back Write, 32-Bit Address and Data
- Table 6.25 Burst Read, 32-Bit Address and Data
- Figure6.19 Burst Read, 32-Bit Address and Data
- Table 6.26 Burst Read, 64-Bit Address and Data
- Figure6.20 Burst Read, 64-Bit Address and Data
- Table 6.27 Burst Write, 32-Bit Address and Data
- Figure6.21 Burst Write, 32-Bit Address and Data
- Table 6.28 Burst Write, 64-Bit Address and 32-Bit Data
- Figure6.22 Burst Write, 64-Bit Address and 32-Bit Data
- 6.4.3 External Memory Timing
- Table 6.29 External Memory Read
- Figure6.23 External Memory Read
- Table 6.30 External Memory Write
- Figure6.24 External Memory Write
- Table 6.31 Normal/Fast Memory (³ 128 Kbytes) Single Byte Access Read Cycle
- Figure6.25 Normal/Fast Memory (³ 128 Kbytes) Single Byte Access Read Cycle
- Table 6.32 Normal/Fast Memory (³ 128 Kbytes) Single Byte Access Write Cycle
- Figure6.26 Normal/Fast Memory (³ 128 Kbytes) Single Byte Access Write Cycle
- Figure6.27 Normal/Fast Memory (³ 128 Kbytes) Multiple Byte Access Read Cycle
- Figure6.28 Normal/Fast Memory (³ 128 Kbytes) Multiple Byte Access Write Cycle
- Table 6.33 Slow Memory (£ 128 Kbytes) Read Cycle
- Figure6.29 Slow Memory (£ 128 Kbytes) Read Cycle
- Table 6.34 Slow Memory (£ 128 Kbytes) Write Cycle
- Figure6.30 Slow Memory (£ 128 Kbytes) Write Cycle
- Table 6.35 £ 64 Kbytes ROM Read Cycle
- Figure6.31 £ 64 Kbytes ROM Read Cycle
- Table 6.36 £ 64 Kbyte ROM Write Cycle
- Figure6.32 £ 64 Kbyte ROM Write Cycle
- 6.4.1 Target Timing
- 6.5 SCSI Timing Diagrams
- Table 6.37 Initiator Asynchronous Send
- Figure6.33 Initiator Asynchronous Send
- Table 6.38 Initiator Asynchronous Receive
- Figure6.34 Initiator Asynchronous Receive
- Table 6.39 Target Asynchronous Send
- Figure6.35 Target Asynchronous Send
- Table 6.40 Target Asynchronous Receive
- Figure6.36 Target Asynchronous Receive
- Table 6.41 SCSI-1 Transfers (5.0 Mbytes)
- Table 6.42 SCSI-2 Fast Transfers 10.0 Mbytes (8-Bit Transfers) or 20.0 Mbytes (16-Bit Transfers) ...
- Table 6.43 Ultra SCSI Transfers 20.0 Mbytes (8-Bit Transfers) or 40.0 Mbytes (16-Bit Transfers) Q...
- Figure6.37 Initiator and Target Synchronous Transfer
- 6.6 Package Diagrams
- 6.1 DC Characteristics
- AppendixA Register Summary
- AppendixB External Memory Interface Diagram Examples
- Index
- Customer Feedback