Altera SDI HSMC User Manual
Page 15

Chapter 2: Board Components
2–7
Clock Circuitry
© July 2009 Altera Corporation
The SDI multi-frequency VCXO femto clock video PLL (ICS810001-21) is utilized for
the SDI reference clocks. The board inputs two crystals to the clock generator, a
27 MHz and 26.973027 MHz. The two frequencies allow low-jitter operation for US
and European SDI standard rates. The HSMC signal SDI_XTAL_SEL determines
which crystal is locked by the internal VCXO.
Clock inputs to the SDI PLL come from the HSMC host or through an SMA input.
Both inputs are end-terminated at 50
Ω to ground. The HSMC signal SDI_CLK_SEL
determines which input is active.
f
For more information on the SDI multi-frequency VCXO femto clock video PLL, refer
to the data sheet provided by IDT.
shows the SDI multi-frequency VCXO femto clock video PLL block
diagram.
Figure 2–3. SDI HSMC Clocking Diagram
Clock
Generator
Video Sync
Separator
Video In
PLL Settings
SDI CLK
HSYNC
VSYNC
LF
EXT CLK IN
EXTCLK_OUT (P)
SDI HSMC CLK
Differential
Buffer
EXTCLK_OUT (N)
SDI CLK (N)
SDI CLK (P)
27.000 MHz
26.973 MHz
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)