beautypg.com

Figure 3. spi mode timing – Cirrus Logic CS8415A User Manual

Page 9

background image

DS470F4

9

CS8415A

SWITCHING CHARACTERISTICS - CONTROL PORT - SPI MODE

Inputs: Logic 0 = 0 V, Logic 1 = VL+; C

L

= 20 pF.

12. If Fs is lower than 46.875 kHz, the maximum CCLK frequency should be less than 128 Fs. This is dic-

tated by the timing requirements necessary to access the Channel Status and User Bit buffer memory.
Access to the control register file can be carried out at the full 6 MHz rate. The minimum allowable input
sample rate is 8 kHz, so choosing CCLK to be less than or equal to 1.024 MHz should be safe for all
possible conditions.

13. Data must be held for sufficient time to bridge the transition time of CCLK.

14. For f

sck

<1 MHz.

Parameter

Symbol Min Typ

Max

Units

CCLK Clock Frequency

(Note 12)

f

sck

0

-

6.0

MHz

CS High Time Between Transmissions

t

csh

1.0

-

-

µs

CS Falling to CCLK Edge

t

css

20

-

-

ns

CCLK Low Time

t

scl

66

-

-

ns

CCLK High Time

t

sch

66

-

-

ns

CDIN to CCLK Rising Setup Time

t

dsu

40

-

-

ns

CCLK Rising to DATA Hold Time

(Note 13)

t

dh

15

-

-

ns

CCLK Falling to CDOUT Stable

t

pd

-

-

50

ns

Rise Time of CDOUT

t

r1

-

-

25

ns

Fall Time of CDOUT

t

f1

-

-

25

ns

Rise Time of CCLK and CDIN

(Note 14)

t

r2

-

-

100

ns

Fall Time of CCLK and CDIN

(Note 14)

t

f2

-

-

100

ns

t r2

t f2

t dsu

t dh

t sch

t scl

CS

CCLK

CDIN

t css

t pd

CDOUT

t csh

Figure 3. SPI Mode Timing