Phase-locked loops (plls) – Altera PowerPlay Early Power Estimator User Manual
Page 46

3–28
Altera
Corporation
PowerPlay Early Power Estimator For Stratix II, Stratix II GX & HardCopy II
January 2007
PowerPlay Early Power Estimator Inputs
Figure 3–17
shows the PowerPlay Early Power Estimator spreadsheet
and the estimated power consumed by HSDI blocks for this design.
Figure 3–17. HSDI Section in the PowerPlay Early Power Estimator
Phase-Locked Loops (PLLs)
Stratix II, Stratix II GX, and HardCopy II devices feature enhanced and
fast PLLs for general usage. If you are using dedicated transmitters or
receivers and are using an LVDS PLL to implement serialization or
deserialization, specify an LVDS PLL and enter power information in the
PLL
section.
1
When a fast PLL drives LVDS hardware, it is referred to as an
LVDS PLL. LVDS PLLs drive LVDS clock trees and DPA buses at
the VCO frequency (0 to 1040 MHz). If an LVDS PLL drives
LVDS hardware only, enter the appropriate VCO frequency and
specify an output frequency of 0 MHz. If the LVDS PLL also
drives a clock to a pin or to the core, specify that clock frequency
as the output frequency (0 to 550 MHz).
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)