beautypg.com

Opus card – ddr-2 interface, Reference manual – Digilent DDR-2 Opus Card User Manual

Page 18

background image

Opus Card – DDR-2 Interface

Reference Manual

12/03/2010 07:35 AM

18

Copyright © 2009-2010 by CML

3.3.3 Non-burst, 64-bit Memory Read
The timing diagram below is for a non-burst, 64-bit memory read where Rd_Data_Valid aligns
with the rising edge of Bus2IP_Clk. The non-aligned version of the read is similar except the
Rd_Align state is skipped.

1

2

3

4

5

6

7

8

9

10

11

12

Read

Address

Word1

Word2

64-bit Data

Address

Idle

Wait_RdValid

Rd_Align

Idle

Wait_RdValid

Rd_Ack1

Rd_Ack2

Signals below are from write_ctrl

TimeGen

DDR2_Clk

Bus2IP_Clk

Bus2IP_CS

Bus2IP_RNW

Bus2IP_Addr

Bus2IP_RdReq

IP2Bus_Data

Rd_Send_Cmd

Rd_Send_Ack

Rd_Data_Valid

Rd_Data_FIFO_Out

State

IP2Bus_AddrAck

IP2Bus_RdAck

App_AF_WREn

App_AF_Cmd

App_AF_Addr