FUJITSU MHK2090AT User Manual
Page 20
Contents
C141-E088-03EN
xv
Figure 5.4 Protocol for command abort 5-81
Figure 5.5 WRITE SECTOR(S) command protocol 5-82
Figure 5.6 Protocol for the command execution without data transfer 5-
84
Figure 5.7 Normal DMA data transfer 5-85
Figure 5.8 An example of generation of parallel CRC 5-99
Figure 5.9 Ultra DMA termination with pull-up or pull-down 5-100
Figure 5.10 Data transfer timing 5-102
Figure 5.11 Multiword DMA data transfer timing (mode 2) 5-103
Figure 5.12 Starting of Ultra DMA data In Burst transfer 5-104
Figure 5.13 Sustained Ultra DMA data in burst 5-107
Figure 5.14 Host pausing an Ultra DMA data in burst 5-108
Figure 5.15 Device terminating an Ultra DMA data in burst 5-109
Figure 5.16 Host terminating an Ultra DMA data in burst 5-110
Figure 5.17 Initiating an Ultra DMA data out burst 5-111
Figure 5.18 Sustained Ultra DMA data out burst 5-112
Figure 5.19 Device pausing an Ultra DMA data out burst 5-113
Figure 5.20 Host terminating an Ultra DMA data out burst 5-114
Figure 5.21 Device terminating an Ultra DMA data out burst 5-115
Figure 5.22 Power on Reset Timing 5-116
Figure 6.1 Response to power-on 6-3
Figure 6.2 Response to hardware reset 6-4
Figure 6.3 Response to software reset 6-5
Figure 6.4 Response to diagnostic command 6-6
Figure 6.5 Address translation (example in CHS mode) 6-8
Figure 6.6 Address translation (example in LBA mode) 6-9
Figure 6.7 Sector slip processing 6-12
Figure 6.8 Alternate cylinder assignment 6-13
Figure 6.9 Data buffer configuration 6-14
Tables
Table 1.1
Specifications 1-4
Table 1.2
Model names and product numbers 1-5
Table 1.3
Current and power dissipation 1-6
Table 1.4
Environmental specifications 1-7
Table 1.5
Acoustic noise specification 1-8
Table 1.6
Shock and vibration specification 1-8
Table 3.1
Surface temperature measurement points and standard values
3-7