Dip switches (s7 and s8), Dip switches (s7 and s8) -22 – Altera Stratix II GX EP2SGX90 Transceiver Signal Integrity Development Board User Manual
Page 32

2–22
Reference Manual
Altera Corporation
Stratix II GX EP2SGX90 Transceiver Signal Integrity Development Board
May 2006
Interfaces
shows the push-button switch circuitry.
Figure 2–13. Push-Button Switch Circuitry
shows the push-button board image.
Figure 2–14. Push-Button Board Image
DIP Switches (S7 and S8)
Board references S7 and S8 are banks of six DIP switches. The DIP
switches in S7 are user-defined, and DIP switches in S8 control the PCIe
clock speed, PCIe clock spread spectrum setting, and the output enable of
the clocks to the three quad transceivers. In the open position, the selected
signal is driven to logic 1. In the closed position, the selected signal is
driven to logic 0.
3
V
3
A
B
A2
B2
PB0_I
N
P
u
sh-B
u
tton S
w
itch Circ
u
itry
S1
R1
1K
A
B
A2
B2
S2
A
B
A2
B2
S3
A
B
A2
B2
S4
A
B
A2
B2
S5
A
B
A2
B2
S6
PB1_I
N
R2
1K
PB2_I
N
R3
1K
PB3_I
N
R4
1K
PB3_I
N
R5
1K
PB5_I
N
R6
1K
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)