Altera Stratix II GX EP2SGX90 Transceiver Signal Integrity Development Board User Manual
Page 23

Altera Corporation
Reference Manual
2–13
May 2006
Stratix II GX EP2SGX90 Transceiver Signal Integrity Development Board
Board Components & Interfaces
Figure 2–6. SMA Connector Block Diagram
lists transceiver block’s transmit and receive signals,
corresponding SMA reference designators and FPGA pins.
Transcei
v
er Block 1
1 Channel
Transcei
v
er Block 2
4 Channels
Transcei
v
er Block 3
1 Channel
Stratix II GX Device
Transceiver Block
TX: 40 inch trace length
SMA Connectors
(J27, J2
8
)
(J29, J26)
(J43, J45)
(J42, J44)
(J39, J40)
(J3
8
, J41)
(J32, 33)
(J30, J31)
(J36, J37)
(J34, 35)
(J47, J4
8
)
(J49, J46)
Table 2–8. Transceiver Block Corresponding Signals, SMA Designator, and
FPGA Pin (Part 1 of 2)
Block
Signal
SMA Reference
Designator
Stratix II GX Pin
Transceiver Block 1,
1 Channel
TX_P0
J27
A4
TX_N0
J28
A5
RX_P0
J29
C1
RX_N0
J26
C2
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)