Altera Stratix II GX EP2SGX90 Transceiver Signal Integrity Development Board User Manual
Page 21

Altera Corporation
Reference Manual
2–11
May 2006
Stratix II GX EP2SGX90 Transceiver Signal Integrity Development Board
Board Components & Interfaces
ICS8543 (U8): General Purpose 1:4 Differential Fanout Buffer
The ICS8543 is a general purpose clock buffer with a 2:1 multiplexer input
and a 1:4 differential fanout. The clk_sel signal determines which clock
input (i.e., clk or pclk) is used; the chosen signal is then converted to
four output clocks. See
Figure 2–4. ICS8543 Clock Buffer Block Diagram
ICS83023 (U7): Differential I/O to Single Converter for Trigger Clock
The ICS83023 is a differential I/O to a single-ended clock buffer, which is
used for both the PCI-Express and Basic trigger clocks. See
Figure 2–5. ICS83023 Clock Buffer Block Diagram
D
0
1
Q
LE
clk_en
clk
nclk
pclk
npclk
clk_sel
oe
Q0
nQ0
Q1
nQ1
Q2
nQ2
Q3
nQ3
clk0
nclk0
clk1
nclk1
Q0
Q1
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)