Altera PowerPlay Early Power Estimator User Manual
Page 30

3–16
Altera
Corporation
PowerPlay Early Power Estimator For Arria GX FPGAs
May 2008
PowerPlay Early Power Estimator Inputs
Figure 3–8. I/O Power Representation
The V
REF
pins consume minimal current (less than 10
μA) and is
negligible when compared to the power consumed by the general
purpose I/O pins. Therefore, the PowerPlay Early Power Estimator
spreadsheet does not include the current for V
REF
pins in the calculations.
Each row in the I/O section represents a design module where the I/O
pins have the same frequency, toggle percentage, average capacitive load,
I/O standard, drive strength, on-chip termination, data rate, and I/O
bank. You must enter the following parameters for each design module:
■
I/O standard
■
Drive strength/On-chip termination
■
Clock frequency (f
MAX
) in MHz
■
Number of output, input, and bidirectional pins
■
I/O bank
■
Pin toggle percentage
■
Output enable percentage
■
Average capacitance of the load
■
I/O data rate
V
CCINT
V
CCPD
V
CCIO
I
CCINT
I
CCPD
I
CCIO
Thermal P
INT
Thermal P
PD
Thermal P
IO
External P
IO
Arria GX Device
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)