Altera EthernetBlaster II User Manual
Page 29

Chapter 3: EthernetBlaster II Communications Cable Specifications
3–5
Operating Conditions
January 2014
Altera Corporation
EthernetBlaster II Communications Cable User Guide
V
OL
3.3-V low-level output voltage
V
CC(TARGET)
= 3.6 V, IOL = 1 mA
—
0.4
V
2.5-V low-level output voltage
V
CC(TARGET)
= 2.625 V, IOL = 1 mA
—
0.4
V
1.8-V low-level output voltage
V
CC(TARGET)
= 1.89 V, IOL = 1 mA
—
0.4
V
1.5-V low-level output voltage
V
CC(TARGET)
= 1.57 V, IOL = 1 mA
—
0.4
V
1.2-V low-level output voltage
V
CC(TARGET)
= 1.26 V, IOL = 2 mA
—
0.4
V
I
CC(SYS)
Operating current (No Load)
Typical I
CC(SYS)
= 350mA @
V
CC(SYS)
= 12 V
—
700
mA
Table 3–5. EthernetBlaster II Cable DC Operating Conditions
(Part 2 of 2)
Symbol
Parameter
Conditions
Min
Max
Unit
See also other documents in the category Altera Measuring instruments:
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)