3 detailed pin descriptions, A20m# pin, Amd pin – AMD SEMPRON 10 User Manual
Page 80: Amd athlon™ system bus pins, Analog pin, Apic pins, picclk, picd[1:0, Clkfwdrst pin, A20m# pin a, Apic pins, picclk, picd[1:0]# clkfwdrst pin
![background image](/manuals/37099/80/background.png)
Chapter 10
Pin Descriptions
68
31994A —1 August 2004
AMD Sempron™ Processor Model 10 with 256K L2 Cache Data Sheet
10.3
Detailed Pin Descriptions
The information in this section pertains to Table 20 on page 60.
A20M# Pin
A20M# is an input from the system used to simulate address
wrap-around in the 20-bit 8086.
AMD Pin
AMD Socket A processors do not implement a pin at location
AH6. All Socket A designs must have a top plate or cover that
blocks this pin location. When the cover plate blocks this
location, a non-AMD part (e.g., PGA370) does not fit into the
socket. However, socket manufacturers are allowed to have a
contact loaded in the AH6 position. Therefore, motherboard
socket design should account for the possibility that a contact
could be loaded in this position.
AMD Athlon™
System Bus Pins
S e e t h e A M D A t h l o n ™ a n d A M D D u r o n ™ S y s t e m B u s
Specification, order# 21902 for information about the system
bus pins — PROCRDY, PWROK, RESET#, SADDIN[14:2]#,
S A D D I N C L K # , S A D D O U T [ 1 4 : 2 ] # , S A D D O U T C L K # ,
SDATA[63 :0]#, SDATAINCLK[3:0]#, SDATAINVAL ID#,
SDATAOUTCLK[3:0]#, SDATAOUTVALID#, SFILLVALID#.
Analog Pin
Treat this pin as a NC.
APIC Pins, PICCLK,
PICD[1:0]#
The Advanced Programmable Interrupt Controller (APIC) is a
feature that provides a flexible and expandable means of
delivering interrupts in a system using an AMD processor. The
pins, PICD[1:0], are the bidirectional message-passing signals
used for the APIC and are driven to the Southbridge or a
dedicated I/O APIC. The pin, PICCLK, must be driven with a
valid clock input.
Refer to “VCC_2.5V Generation Circuit” found in the section,
“Motherboard Required Circuits,” of the AMD Athlon™
Processor Motherboard Design Guide, order# 24363 for the
required supporting circuitry.
For more information, see Table 15, “APIC Pin AC and DC
Characteristics,” on page 37.
CLKFWDRST Pin
CLKFWDRST resets clock-forward circuitry for both the system
and processor.