Restoring the factory design to the flash device – Altera Stratix III User Manual
Page 31
![background image](https://www.manualsdir.com/files/763770/content/doc031.png)
Appendix A: Programming the Flash Device
A–5
Restoring the Factory Design to the Flash Device
© August 2008
Altera Corporation
Stratix III Development Kit User Guide
12. Click Start. The message window details the flash writing progress to successful
completion. Flash writing to one page, as in this case, can take five to six minutes.
You have now successfully programmed the flash device with a configuration for
your board. To configure the board from the flash device, power cycle the board as
described in
“Powering Up the Board” on page 4–1
Powering on the board causes the flash device to load a new configuration into the
FPGA device. The CONF DONE LED lights up and the hardware functions associated
with the design take effect.
Restoring the Factory Design to the Flash Device
To restore the development board to factory conditions, repeat the steps for writing a
new .pof to the flash device as described in
“Programming the Flash Device” on
, except select the stratixIII_3sl150_dev_factory_recovery.pof file.
Figure A–3. Program/Configure Options
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)