Texas Instruments TMS320DM646X DMSOC User Manual
Page 3

Preface
.......................................................................................................................................
1
Introduction
........................................................................................................................
1.1
Purpose of the Peripheral
..............................................................................................
1.2
Features
..................................................................................................................
1.3
Functional Block Diagram
..............................................................................................
2
Architecture
........................................................................................................................
2.1
Clock Control
.............................................................................................................
2.2
EMIF Requests
..........................................................................................................
2.3
Signal Descriptions
....................................................................................................
2.4
Pin Multiplexing
........................................................................................................
2.5
Asynchronous Controller and Interface
.............................................................................
3
Use Cases
........................................................................................................................
3.1
Interfacing to Asynchronous SRAM (ASRAM)
.....................................................................
3.2
Interfacing to NAND Flash
............................................................................................
4
Registers
..........................................................................................................................
4.1
Revision Code and Status Register (RCSR)
.......................................................................
4.2
Asynchronous Wait Cycle Configuration Register (AWCCR)
....................................................
4.3
Asynchronous n Configuration Registers (A1CR-A4CR)
.........................................................
4.4
EMIF Interrupt Raw Register (EIRR)
................................................................................
4.5
EMIF Interrupt Mask Register (EIMR)
...............................................................................
4.6
EMIF Interrupt Mask Set Register (EIMSR)
........................................................................
4.7
EMIF Interrupt Mask Clear Register (EIMCR)
.....................................................................
4.8
NAND Flash Control Register (NANDFCR)
........................................................................
4.9
NAND Flash Status Register (NANDFSR)
.........................................................................
4.10
NAND Flash n ECC Registers (NANDF1ECC-NANDF4ECC)
...................................................
Appendix A Revision History
......................................................................................................
3
SPRUEQ7C – February 2010
Table of Contents
Copyright © 2010, Texas Instruments Incorporated