beautypg.com

FUJITSU MPE3XXXAT User Manual

Page 91

background image

C141-E077-01EN

5 - 24

The contents of the command block registers related to addresses after the transfer of a data
block containing an erred sector are undefined. To obtain a valid error information, the host
should retry data transfer as an individual requests.

At command issuance (I/O registers setting contents)

1F7

H

(CM)

1

1

0

0

0

1

0

1

1F6

H

(DH)

×

L

×

DV

Start head No. /LBA [MSB]

1F5

H

(CH)

1F4

H

(CL)

1F3

H

(SN)

1F2

H

(SC)

1F1

H

(FR)

Start cylinder No. [MSB]/ LBA
Start cylinder No. [LSB] / LBA
Start sector No.

/ LBA [LSB]

Transfer sector count
xx

At command completion (I/O registers contents to be read)

1F7

H

(ST)

Status information

1F6

H

(DH)

×

L

×

DV

End head No. /LBA [MSB]

1F5

H

(CH)

1F4

H

(CL)

1F3

H

(SN)

1F2

H

(SC)

1F1

H

(ER)

End cylinder No. [MSB] / LBA
End cylinder No. [LSB] / LBA
End sector No.

/ LBA [LSB]

00

H

Error information

Note:

When the command terminates due to error, only the DV bit and the error information
field are valid.

(7)

WRITE DMA (X'CA' or X'CB')

This command operates similarly to the WRITE SECTOR(S) command except for following
events.

The data transfer starts at the timing of DMARQ signal assertion.

The device controls the assertion or negation timing of the DMARQ signal.

The device posts a status as the result of command execution only once at completion of
the data transfer.

When an error, such as an unrecoverable medium error, that the command execution cannot be
continued is detected, the data transfer is stopped without transferring data of sectors after the
erred sector. The device generates an interrupt using the INTRQ signal and posts a status to
the host system. The format of the error information is the same as the WRITE SECTOR(S)
command.

A host system can be select the following transfer mode using the SET FEATURES
command.