Switching waveform – Cypress CY7C1166V18 User Manual
Page 23
CY7C1166V18, CY7C1177V18
CY7C1168V18, CY7C1170V18
Document Number: 001-06620 Rev. *D
Page 23 of 27
Switching Waveform
Read/Write/Deselect Sequence
Figure 7. Waveform for 2.5 Cycle Read Latency
1
2
3
4
5
6
7
8
9
10
READ
READ
NOP
WRITE
WRITE
t
NOP
11
LD
R/W
A
tKH tKL
tCYC
tHC
tSA tHA
DON’T CARE
UNDEFINED
SC
A0
A1
A2
A3
A4
CQ
CQ
K
QVLD
t
NOP
NOP
DQ
K
tCCQO
tCQOH
tCCQO
tCQOH
QVLD
t
QVLD
t
QVLD
t
KHKH
12
READ
(Read Latency = 2.5 Cycles)
NOP
NOP
tCLZ
tCHZ
CQDOH
Q00
Q11
Q01 Q10
tDOH
tCO
Q40
tSD
HD
tSD
tHD
D20 D21
D30
D31
t
tCQD
t
tCQH
tCQHCQH
Notes
28. Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, i.e., A0 + 1.
29. Outputs are disabled (High-Z) one clock cycle after a NOP.
This manual is related to the following products: