beautypg.com

Typical connection diagram, Figure 22. typical connection diagram, Cs5381 typical connection diagram – Cirrus Logic CS5381 User Manual

Page 14

background image

14

DS563F2

CS5381

TYPICAL CONNECTION DIAGRAM

FILT+

AINL+

AINL-

V

D

0.01

µF

A/D CONVERTER

SCLK

CS5381

M/S

MCLK

AINR+

AINR-

VQ

**47

µF

+

RST

VA

V

L

+5V

1

µF

+5 Vto 2.5 V

5.1

1

µF

+

+

+

SDOUT

GND

I

2

S/LJ

LRCK

GND

Power Down

and Mode

Settings

Audio Data

Processor

Timing Logic

and Clock

0.01

µF

0.01

µF

0.01

µF

HPF

M0

M1

REFGND

MDIV

+5 V to 3.3 V

1

µF

0.01

µF

1

µF

+

Analog

Input

Buffer

(Figure 24)

Analog

Input

Buffer

(Figure 24)

OVFL

10 k

VL

*

0.01

µF

** Capacitor value

affects low frequency

distortion. See

Section 3.9.

* Resistor may only

be used if VD is

derived from VA. If

used, do not drive any

other logic from VD.

Figure 22. Typical Connection Diagram