Cirrus Logic CS2300-OTP User Manual
Page 2

CS2300-OTP
DS844F2
2
TABLE OF CONTENTS
1. PIN DESCRIPTION ................................................................................................................................. 4
2. TYPICAL CONNECTION DIAGRAM ..................................................................................................... 5
3. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 6
RECOMMENDED OPERATING CONDITIONS .................................................................................... 6
ABSOLUTE MAXIMUM RATINGS ........................................................................................................ 6
DC ELECTRICAL CHARACTERISTICS ................................................................................................ 6
AC ELECTRICAL CHARACTERISTICS ................................................................................................ 7
PLL PERFORMANCE PLOTS ............................................................................................................... 8
5.4 Output to Input Frequency Ratio Configuration ............................................................................. 13
5.4.1 User Defined Ratio (RUD) ..................................................................................................... 13
5.4.2 Ratio Modifier (R-Mod) .......................................................................................................... 13
5.4.3 Effective Ratio (REFF) .......................................................................................................... 13
5.4.4 Ratio Configuration Summary ............................................................................................... 14
5.5 PLL Clock Output ........................................................................................................................... 15
5.6 Auxiliary Output .............................................................................................................................. 16
5.7 Mode Pin Functionality ................................................................................................................... 16
5.7.1 M1 and M0 Mode Pin Functionality ....................................................................................... 16
5.7.2 M2 Mode Pin Functionality .................................................................................................... 17
6.1.1 R-Mod Selection (RModSel[1:0]) ........................................................................................... 19
6.1.2 Auxiliary Output Source Selection (AuxOutSrc[1:0]) ............................................................. 20
6.3.1 AUX PLL Lock Output Configuration (AuxLockCfg) .............................................................. 20
6.3.2 Enable PLL Clock Output on Unlock (ClkOutUnl) ................................................................. 20
6.3.3 Low-Frequency Ratio Configuration (LFRatioCfg) ................................................................ 20
6.3.4 M2 Pin Configuration (M2Config[2:0]) ................................................................................... 21
6.3.5 Clock Input Bandwidth (ClkIn_BW[2:0]) ................................................................................ 21
8. PROGRAMMING INFORMATION ........................................................................................................ 23
9. PACKAGE DIMENSIONS .................................................................................................................... 24
10. ORDERING INFORMATION .............................................................................................................. 25
11. REVISION HISTORY .......................................................................................................................... 25