Texas Instruments TMS320C6455 User Manual
Page 4
![background image](/manuals/209444/4/background.png)
List of Figures
1
Device Block Diagram
....................................................................................................
2
DDR2 Memory Controller Signals
.......................................................................................
3
DDR2 MRS and EMRS Command
......................................................................................
4
Refresh Command
........................................................................................................
5
ACTV Command
...........................................................................................................
6
DCAB Command
..........................................................................................................
7
DEAC Command
..........................................................................................................
8
DDR2 READ Command
..................................................................................................
9
DDR2 WRT Command
...................................................................................................
10
Byte Alignment
.............................................................................................................
11
Logical Address-to-DDR2 SDRAM Address Map for 32-Bit SDRAM
...............................................
12
Logical Address-to-DDR2 SDRAM Address Map for 16-bit SDRAM
...............................................
13
Logical Address-to-DDR2 SDRAM Address Map
.....................................................................
14
DDR2 SDRAM Column, Row, and Bank Access
.....................................................................
15
DDR2 Memory Controller FIFO Block Diagram
.......................................................................
16
Connecting to Two 16-Bit DDR2 SDRAM Devices
...................................................................
17
Connecting to a Single 16-Bit DDR2 SDRAM Device
................................................................
18
Connecting to Two 8-Bit DDR2 SDRAM Devices
.....................................................................
19
Module ID and Revision Register (MIDR)
..............................................................................
20
DDR2 Memory Controller Status Register (DMCSTAT)
..............................................................
21
SDRAM Configuration Register (SDCFG)
.............................................................................
22
SDRAM Refresh Control Register (SDRFC)
...........................................................................
23
SDRAM Timing 1 Register (SDTIM1)
...................................................................................
24
SDRAM Timing 2 Register (SDTIM2)
...................................................................................
25
Burst Priority Register (BPRIO)
..........................................................................................
26
DDR2 Memory Controller Control Register (DMCCTL)
..............................................................
4
List of Figures
SPRU970G
–
December 2005
–
Revised June 2011
Copyright
©
2005
–
2011, Texas Instruments Incorporated