Application information (continued) – Diodes ZXLD1350 User Manual
Page 14

ZXLD1350
30V 350mA LED DRIVER with AEC-Q100
ZXLD1350
Document number: DS33468 Rev. 8 - 2
14 of 22
March 2011
© Diodes Incorporated
A Product Line of
Diodes Incorporated
Application Information (Continued)
Low frequency PWM mode
When the ADJ pin is driven with a low frequency PWM signal (eg 100Hz), with a high level voltage V
ADJ
and a low level of
zero, the output of the internal low pass filter will swing between 0V and V
ADJ
, causing the input to the shutdown circuit to fall
below its turn-off threshold (200mV nom) when the ADJ pin is low. This will cause the output current to be switched on and off
at the PWM frequency, resulting in an average output current I
OUTavg
proportional to the PWM duty cycle. (See Figure 2 - Low
frequency PWM operating waveforms).
Figure 2. Low frequency PWM operating waveforms
The average value of output current in this mode is given by:
I
OUTavg
0.1D
PWM
/R
S
for D
PWM
>0 01
This mode is preferable if optimum LED 'whiteness' is required. It will also provide the widest possible dimming range
(approx. 100:1) and higher efficiency at the expense of greater output ripple.
Note that the low pass filter introduces a small error in the output duty cycle due to the difference between the start-up and
shut-down times. This time difference is a result of the 200mV shutdown threshold and the rise and fall times at the output of
the filter. To minimize this error, the PWM duty cycle should be as low as possible consistent with avoiding flicker in the LED.