Table 4-6. gpdr0 bit definitions, Table 4-7. gpdr1 bit definitions, Table 4-8. gpdr2 register bitmap – Intel PXA26X User Manual
Page 118: Table 4-6, Table 4-7, Table 4-8

4-10
Intel® PXA26x Processor Family Developer’s Manual
System Integration Unit
Table 4-6. GPDR0 Bit Definitions
Physical Address
0x40E0_000C
GPDR0
System Integration Unit
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
PD
3
1
PD
3
0
PD
2
9
PD
2
8
PD
2
7
PD
2
6
PD
2
5
PD
2
4
PD
2
3
PD
2
2
PD
2
1
PD
2
0
PD
1
9
PD
1
8
PD
1
7
PD
1
6
PD
1
5
PD
1
4
PD
1
3
PD
1
2
PD1
1
PD
1
0
PD
9
PD
8
PD
7
PD
6
PD
5
PD
4
PD
3
PD
2
PD
1
PD
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits
Name
Description
<31:0>
PD[x]
GPIO Pin ‘x’ Direction (where x = 0 to 31).
0 – Pin configured as an input.
1 – Pin configured as an output
Table 4-7. GPDR1 Bit Definitions
Physical Address
0x40E0_0010
GPDR1
System Integration Unit
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
PD
6
3
PD
6
2
PD
6
1
PD
6
0
PD
5
9
PD
5
8
PD
5
7
PD
5
6
PD
5
5
PD
5
4
PD
5
3
PD
5
2
PD
5
1
PD
5
0
PD
4
9
PD
4
8
PD
4
7
PD
4
6
PD
4
5
PD
4
4
PD
4
3
PD
4
2
PD
4
1
PD
4
0
PD
3
9
PD
3
8
PD
3
7
PD
3
6
PD
3
5
PD
3
4
PD
3
3
PD
3
2
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits
Name
Description
<31:0>
PD[x]
GPIO Pin ‘x’ Direction (where x = 32 to 63).
0 – Pin configured as an input.
1 – Pin configured as an output.
Table 4-8. GPDR2 Register Bitmap
Physical Address
0x40E0_0014
GPIO Pin Direction Register2
(GPDR2)
System Integration Unit
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
PD8
9
PD8
8
PD8
7
PD8
6
PD8
5
PD8
4
PD8
3
PD8
2
PD8
1
PD8
0
PD7
9
PD7
8
PD7
7
PD7
6
PD7
5
PD7
4
PD7
3
PD7
2
PD7
1
PD7
0
PD6
9
PD6
8
PD6
7
PD6
6
PD6
5
PD6
4
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits
Name
Description
<31:26>
—
Reserved
<25:22>
PD[x]
GPIO Pin ‘x’ Direction (where x = 86 to 89).
0 – Pin configured as an output
1 – Pin configured as an input
<21:0>
PD[x]
GPIO Pin ‘x’ Direction (where x = 64 to 85).
0 – Pin configured as an input.
1 – Pin configured as an output