Samsung M391B5773DH0 User Manual
Page 3
- 3 -
datasheet
DDR3L SDRAM
Rev. 1.0
Unbuffered DIMM
Table Of Contents
240pin Unbuffered DIMM based on 2Gb D-die
8.1 2GB, 256Mx72 ECC Module (Populated as 1 rank of x8 DDR3 SDRAMs) ............................................................ 9
8.2 4GB, 512Mx72 ECC Module (Populated as 2 ranks of x8 DDR3 SDRAMs)........................................................... 10
11.1 AC & DC Logic Input Levels for Single-ended Signals.......................................................................................... 12
11.2 V
REF
Tolerances.................................................................................................................................................... 14
11.3.1. Differential Signals Definition ......................................................................................................................... 15
11.3.2. Differential Swing Requirement for Clock (CK - CK) and Strobe (DQS - DQS) ............................................. 15
11.3.3. Single-ended Requirements for Differential Signals ...................................................................................... 17
11.3.4. Differential Input Cross Point Voltage ............................................................................................................ 18
12.1 Single Ended AC and DC Output Levels............................................................................................................... 19
12.2 Differential AC and DC Output Levels ................................................................................................................... 19
12.3 Single-ended Output Slew Rate ............................................................................................................................ 20
12.4 Differential Output Slew Rate ................................................................................................................................ 21
17.1 Jitter Notes ............................................................................................................................................................ 33
17.2 Timing Parameter Notes........................................................................................................................................ 34
18.1 256Mbx8 based 256Mx72 Module (1 Rank) - M391B5773DH0............................................................................ 35
18.2 256Mbx8 based 512Mx72 Module (2 Ranks) - M391B5273DH0 .......................................................................... 36