1 ssi_timebase, 2 ssi_sync_start, Ssi_timebase – ADLINK PCIe-9529 User Manual
Page 39: Ssi_sync_start, Figure 3-10, Ssi architecture
Operations
29
PCIe-9529
Figure 3-10: SSI Architecture
The three internal timing signals can be routed to the SSI bus
through software drivers. Physically, signal routing is accom-
plished in the FPGA, with cards connected together through the
SSI bus achieving synchronization on the three timing signals, as
follows.
3.6.1
SSI_TIMEBASE
As output, the SSI_TIMEBASE signal transmits the onboard ADC
timebase through the SSI bus. As input, the PCIe-9529 accepts
the SSI_TIMEBASE signal as the source of the timebase.
3.6.2
SSI_SYNC_START
Before a SSI master issues SSI_AD_TRIG to other SSI slaves,
SSI_SYNC_START is first asserted by the master card, synchro-
NOTE:
NOTE:
Different signals cannot be routed onto the same trigger bus
line.
SSI_AD_TRIG
SSI_SYNC_START
SSI_TIMEBASE
SSI Interface
SSI Bus[0:7]
Timing Control
SSI Bus[0]
SSI Bus[5]
SSI Bus[1]
SSI_AD_TRIG
SSI_SYNC_START
- USB-1901 (84 pages)
- USB-1210 (54 pages)
- USB-2401 (60 pages)
- USB-7230 (50 pages)
- USB-2405 (56 pages)
- DAQe-2010 (92 pages)
- DAQe-2204 (100 pages)
- DAQe-2213 (94 pages)
- DAQe-2501 (74 pages)
- PXI-2010 (84 pages)
- PXI-2020 (60 pages)
- PXI-2501 (62 pages)
- cPCI-9116 (98 pages)
- ACL-8112 Series (93 pages)
- ACL-8112 Series (94 pages)
- ACL-8112 Series (92 pages)
- ACL-8216 (75 pages)
- ACL-8111 (61 pages)
- PCM-9112+ (10 pages)
- PCM-9112+ (94 pages)
- cPCI-6216V (47 pages)
- ACL-6126 (28 pages)
- ACL-6128A (40 pages)
- PCM-6308V+ (52 pages)
- PCM-6308V+ (4 pages)
- PCI-7444 (82 pages)
- PCI-7434 (48 pages)
- PCI-7234 (56 pages)
- PCI-7260 (66 pages)
- PCI-7258 (38 pages)
- PCI-7256 (48 pages)
- PCI-7250 (48 pages)
- LPCI-7250 (48 pages)
- PCI-7396 (65 pages)
- PCI-7296 (59 pages)
- PCI-8554 (67 pages)
- PCIe-7360 (94 pages)
- PCIe-7350 (86 pages)
- PCIe-7300A (114 pages)
- PCIe-7200 (51 pages)
- PCI-7300A (112 pages)
- PCI-7300A (83 pages)
- PCI-7200 (96 pages)
- cPCI-7300 (82 pages)
- cPCI-7300 (83 pages)